Abstract
Background: Over the last few decades, reversible logic system/circuits have received considerable attention in the diversified fields such as nanotechnology, quantum computing, cryptography, optical computing and low power design of VLSI circuits due to their low power dissipation characteristics.
Methods: In this paper, we proposed the design of reversible shift register (SR) i.e. serial-in-serial out (SISO), serial-in-parallel out (SIPO), parallel-in-serial out (PISO) and parallel-in-parallel out (PIPO) SR using a reduced number of reversible logic gates and garbage output.
Result: As compared to previously reported results, the improvement in our proposed model of SISO, SIPO, PISO and PIPO was found to be 50 – 66.66 %, 42.85 – 66.66 %, 12.5 – 53.33 % and 50 – 66.66 % respectively, in terms of the number of reversible logic gates.
Keywords: Reversible logic gate, flip-flop, delay, shift register, garbage output, VLSI.
Graphical Abstract
[http://dx.doi.org/10.1142/S0219749911007447]
[http://dx.doi.org/10.1142/S0218126618501840]
[http://dx.doi.org/10.1364/ON.11.2.000011]
[http://dx.doi.org/10.1016/j.procs.2015.07.431]
[http://dx.doi.org/10.1109/ICECTECH.2011.5941692]
[http://dx.doi.org/10.1142/S0219749918500612]
[http://dx.doi.org/10.1109/TVLSI.2012.2209688]
[http://dx.doi.org/10.1109/ICACCI.2018.8554454]