Abstract
Aim: This paper proposed the design and development of 4-Bit Gray Code Counter Circuit Using Reversible Logic Gate.
Methods: The 4-Bit Gray Code Counter Circuit can be design using SAM gate, Feynman gate (FG), double Feynman gate (DFG) and NOT gate. The proposed circuit is the combined application of 4-bit binary asynchronous counter and 4-bit binary to gray code converter circuit.
Results: The proposed gray code counter is designed using four no. of SAM gate, three no. of DFG, one FG and seven reversible NOT gate. The QC, GO and CI of proposed circuit are correspondingly 30, 4 and 7.
Conclusion: The novel reversible gray code counter have been designed using existing reversible logic gate. The proposed gray code counter is designed using four no. of SAM gate, three no. of DFG, one FG and seven reversible NOT gate. The QC, GO and CI of proposed circuit are correspondingly 30, 4 and 7.
Keywords: Quantum computing, gray code, reversible logic gate, quantum cost, garbage output, constant input.
Graphical Abstract
[http://dx.doi.org/10.1142/S0219749916500192]
[http://dx.doi.org/ 10.1142/S0218126618501840]
[http://dx.doi.org/10.1147/rd.176.0525]
[http://dx.doi.org/10.1142/S0218126609005083]
[http://dx.doi.org/10.1142/S0219749911007447]
[http://dx.doi.org/10.1103/PhysRevA.32.3266 ]
[http://dx.doi.org/10.1142/S0219749918500168]
[http://dx.doi.org/10.1007/BF01857727]
[http://dx.doi.org/10.1142/S0219749918500612]
[http://dx.doi.org/10.2174/1876402911666190617112734]
[http://dx.doi.org/10.2174/2213476X06666190916141330]
[http://dx.doi.org/10.1109/DEVIC.2019.8783274]
[http://dx.doi.org/10.1109/EDKCON.2018.8770220]