[1]
R.K. Brayton, G.D. Hachtel, C.T. McMullen, and A.L. Sangiovanni-Vincentelli, “Logic minimization algorithms for VLSI synthesis”,
1st Ed.; Kluwer Academic Publishers: Springer, 1985., 1985.
[2]
S.J. Hong, R.G. Cain, and D.L. Ostapko, "MINI: A heuristic approach for logic minimization", IBM J. Res. Develop., vol. 18, pp. 443-458, 1974.
[3]
J. Hlavička, and P. Fišer, "BOOM: A heuristic Boolean minimizer. In", Proc. IEEE/ACM Int. Conf. Comput.-Aided Design San Jose, CA, USA, 2001pp. 439-442
[4]
T. Sasao, "Input variable assignment and output phase optimization of PLA’s", IEEE Trans. Comput., vol. 33, pp. 879-894, 1984.
[5]
C.L. Wey, and T.Y. Chang, "An efficient output phase assignment for PLA minimization", IEEE Trans. Comput. Aided Des. Integrated Circ. Syst., vol. 9, pp. 1-7, 1990.
[6]
Y. Xu, M. Abd-El-Barr, and C. McCrosky, "Graph-based output phase assignment for PLA minimization", IEEE Trans. Comput. Aided Des. Integrated Circ. Syst., vol. 14, pp. 613-622, 1995.
[7]
R. Hossian, and A. Albicki, "Low power via reduced switching activity and its application to PLAs In", Proc. IEEE Int. ASIC Conf.IEEE Computer Society Press, Rochester, NewYork, , 1994pp. 100-103
[8]
S. Chaudhury, and S. Chattopadhyay, "Output phase assignment for area and power minimization in PLAs", J. Indian Inst. Sci., vol. 86, pp. 33-43, 2006.
[9]
S.N. Pradhan, and S. Chattopadhyay, "Sub-function polarity selection of PLAs with area-power trade-off In:", Proc. Int. Conf. on Systemics Cybernetics and Informations Hyderabad, India, 2008
[10]
N. Mahadevamurty, and F.N. Najm, "“High-level area and power estimation for VLSI circuits”, IEEE Transact. Comput.-Aided Design Integrat. Circuit", Syst., vol. 18, pp. 697-713, 1999.
[11]
S. Gupta, and F.N. Najm, "“Power modeling for high-level power estimation”, IEEE Transact. Very Large Scale Integrat. (VLSI)", Syst., vol. 8, pp. 18-29, 2000.
[12]
L. Shang, and R.P. Dick, "Thermal crisis: Challenges and potential solutions", IEEE Potentials, vol. 25, pp. 31-35, 2006.
[13]
A. Das, A. Debnath, and S.N. Pradhan, "Area, power and temperature optimization during binary decision diagram based circuit synthesis In:", IEEE International Conference on Devices for Integrated Circuit (DevIC) Kalyani, India, 2017pp. 778-782
[14]
The Temperature Ratings of Electronic Parts In: Electronics COOLING [online]. 2004. Available at, http://www.electronics-cooling.com/2004/02/the-temperature-ratings-of-electronic-parts/ (Accessed Oct 12, 2017).
[15]
K. Sankaranarayanan, S. Velusamy, M. Stan, and K. Skadron, "“A case for thermal-aware floorplanning at the microarchitectural level”, J. Instruct.-", Level Parallel., vol. 7, pp. 1-16, 2005.
[16]
W. Huang, K. Sankaranarayanan, K. Skadron, R.J. Ribando, and M.R. Stan, "Accurate, pre-RTL temperature-aware design using a parameterized, geometric thermal model", IEEE Trans. Comput., vol. 57, pp. 1277-1288, 2008.
[17]
M. Pedram, and S. Nazarian, "Thermal modeling, analysis, and management in VLSI circuits: Principles and methods", Proc. IEEE, vol. 94, pp. 1487-1501, 2006.
[18]
R. Brayton, and A. Mishchenko, “ABC: An academic industrial-strength verification tool”, Comput. Aided Verif., Springer Berlin Heidelberg, 2010, pp. 24-40.
[19]
S.B. Akers, "Binary decision diagrams", IEEE Trans. Comput., vol. 100, pp. 509-516, 1978.
[20]
K. Deb, A. Pratap, S. Agarwal, and T.A.M.T. Meyarivan, "A fast and elitist multiobjective genetic algorithm: NSGA-II", IEEE Trans. Evol. Comput., vol. 6, pp. 182-197, 2002.
[21]
" HotSpot tool. In: HotSpot [online]. 2015. Available at:
http://lava.cs.virginia.edu/HotSpot/. (Accessed Sep 20, 2017). ",
[22]
A. Mishchenko, S. Chatterjee, and R. Brayton, Integrating logic synthesis, technology mapping, and retiming In Proc. IWLS'05,
[23]
A. Das, and S.N. Pradhan, "Shared reed-muller decision diagram based thermal-aware AND-XOR decomposition of logic circuits", VLSI Des., vol. 2016, pp. 1-14, 2016.
[24]
A. Das, S.R. Choudhury, B.K. Kumar, and S.N. Pradhan, "An elitist area-power density trade-off in VLSI floorplan using genetic algorithm In", 7th IEEE International Conference on Electrical & Computer Engineering (ICECE) Dhaka, Bangladesh, 2012pp. 729-732
[25]
A. Das, and S.N. Pradhan, "Thermal aware FPRM based AND-XOR network synthesis of logic circuits In", 2nd IEEE International Conference on Recent Trends in Information Systems (ReTIS) Kolkata, India, 2015pp. 497-502
[26]
A. Das, and S.N. Pradhan, "Thermal aware output polarity selection of programmable logic arrays In:", IEEE International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV) Shillong, India, 2015pp. 68-71
[27]
"P. Choudhury, and S.N. Pradhan, “Thermal aware power gated
design”, In: IET 5th International Conference on Advances in
Recent Technologies Communication and Computing (ARTCom),
Bangalore, India, 2013, pp. 126-130",
[28]
P. Choudhury, D. Nath, V. Rai, and S.N. Pradhan, "Thermal aware AND-OR-XOR network synthesis In: IEEE 19th International
Symposium on VLSI Design and Test (VDAT), Ahmedabad, India,
2015, pp. 1-6. ",
[29]
E.M. Singh, S.K. Jit, L.L.C.M.R. Murgai, and R.K.B.A. Sangiovanni-Vincentelli, "SIS: A System for sequential circuit
synthesis", University of California, Berkeley 94720, (1992), 4.
Available at: http://www2.eecs.berkeley.edu/Pubs/TechRpts/1992/
ERL-92-41.pdf.
[30]
K. Skadron, M.R. Stan, W. Huang, S. Velusamy, K. Sankaranarayanan, and D. Tarjan, "Temperature-aware computer systems", Opportunit. Chall. IEEE Micro, vol. 23, pp. 52-61, 2003.
[31]
"W.L. Hung, Y. Xie, N. Vijaykrishnan, C. Addo-Quaye, T.
Theocharides, M.J. Irwin, “Thermal-aware floor planning using
genetic algorithms”, In: IEEE. 6th International Symposium on
Quality of Electronic Design (ISQED), San Jose, CA, USA, 2005,
pp. 634-639",